Chapter 2 SLAU378-August 2012 # Power Management Module and Supply Voltage Supervisor This chapter describes the operation of the Power Management Module (PMM) and Supply Voltage Supervisor (SVS). Topic Page | 2.1 | Power Management Module (PMM) Introduction | 81 | |-----|--------------------------------------------|----| | 2.2 | PMM Operation | 83 | | 2.3 | PMM Registers | 96 | ## 2.1 Power Management Module (PMM) Introduction PMM features include: - Wide supply voltage (DV<sub>cc</sub>) range: 1.8 V to 3.6 V - Generation of voltage for the device core (V<sub>CORE</sub>) with up to four programmable levels - Supply voltage supervisor (SVS) for DV<sub>CC</sub> and V<sub>CORE</sub> with programmable threshold levels - ullet Supply voltage monitor (SVM) for DV<sub>CC</sub> and V<sub>CORE</sub> with programmable threshold levels - Brownout reset (BOR) - Software accessible power-fail indicators - I/O protection during power-fail condition - · Software selectable supervisor or monitor state output (optional) The PMM manages all functions related to the power supply and its supervision for the device. Its primary functions are first to generate a supply voltage for the core logic, and second, provide several mechanisms for the supervision and monitoring of both the voltage applied to the device (DV<sub>CC</sub>) and the voltage generated for the core (V<sub>CORE</sub>). The PMM uses an integrated low-dropout voltage regulator (LDO) to produce a secondary core voltage ( $V_{CORE}$ ) from the primary one applied to the device (DV<sub>CC</sub>). In general, $V_{CORE}$ supplies the CPU, memories (flash and RAM), and the digital modules, while DV<sub>CC</sub> supplies the I/Os and all analog modules (including the oscillators). The $V_{CORE}$ output is maintained using a dedicated voltage reference. $V_{CORE}$ is programmable up to four steps, to provide only as much power as is needed for the speed that has been selected for the CPU. This enhances power efficiency of the system. The input or primary side of the regulator is referred to in this chapter as its high side. The output or secondary side is referred to in this chapter as its low side. The required minimum voltage for the core depends on the selected MCLK rate. Figure 2-1 shows the relationship between the system frequency for a given core voltage setting, as well as the minimum required voltage applied to the device. Figure 2-1 is only an example—see the device-specific data sheet to determine which core voltage levels are supported and what level of system frequency performance is possible for a given device. The numbers within the fields denote the supported PMMCOREVx settings. Figure 2-1. System Frequency, Supply Voltage, and Core Voltage – See Device-Specific Data Sheet The PMM module provides means for $DV_{CC}$ and $V_{CORE}$ to be supervised and monitored. Both of these functions detect when a voltage falls under a specific threshold. In general, the difference is that supervision results in a power-on reset (POR) event, while monitoring results in the generation of an interrupt flag that software may then handle. As such, $DV_{CC}$ is supervised and monitored by the high-side supervisor (SVS<sub>H</sub>) and high-side monitor (SVM<sub>H</sub>), respectively. $V_{CORE}$ is supervised and monitored by the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>), respectively. Thus, there are four separate supervision and monitoring modules that can be active at any given time. The thresholds enforced by these modules are derived from the same voltage reference used by the regulator to generate $V_{CORE}$ . In addition to the $SVS_H$ , $SVM_H$ , $SVS_L$ , and $SVM_L$ modules, $V_{CORE}$ is further monitored by the brownout reset (BOR) circuit. As $DV_{CC}$ ramps up from 0 V at power up, the BOR keeps the device in reset until $V_{CORE}$ is at a sufficient level for operation at the default MCLK rate and for the $SVS_H$ and $SVS_L$ mechanisms to be activated. During operation, the BOR also generates a reset if $V_{CORE}$ falls below a preset threshold. BOR can be used to provide an even lower-power means of monitoring the supply rail if the flexibility of the $SVS_L$ is not required. The block diagram of the PMM is shown in Figure 2-2. Figure 2-2. PMM Block Diagram # 2.2 PMM Operation ## 2.2.1 $V_{CORE}$ and the Regulator $DV_{CC}$ can be powered from a wide input voltage range, but the core logic of the device must be kept at a voltage lower than what this range allows. For this reason, a regulator has been integrated into the PMM. The regulator derives the necessary core voltage ( $V_{CORE}$ ) from $DV_{CC}$ . Higher MCLK speeds require higher levels of $V_{\text{CORE}}$ . Higher levels of $V_{\text{CORE}}$ consume more power, and so the core voltage has been made programmable in up to four steps to allow it to provide only as much power as is required for a given MCLK setting. The level is controlled by the PMMCOREV bits. Note that the default setting, the lowest value of PMMCOREV, enables operation of MCLK over a very wide frequency range. As such, no PMM changes are required for many applications. See the device-specific data sheet for performance characteristics and core step levels supported. Before increasing MCLK to a higher speed, it is necessary for software to ensure that the $V_{CORE}$ level is sufficiently high for the chosen frequency. Failure to do so may force the CPU to attempt operation without sufficient power, which can cause unpredictable results. See Section 2.2.4 for more information on the appropriate procedure to raise $V_{CORE}$ for higher MCLK frequencies. The regulator supports two different load settings to optimize power. The high-current mode is required when: - The CPU is in active, LPM0, or LPM1 modes - A clock source greater than 32 kHz is used to drive any module - · An interrupt is executed Otherwise, the low-current mode is used. The hardware controls the load settings automatically, according to the criteria above. # 2.2.2 Supply Voltage Supervisor and Monitor The high-side supervisor and monitor (SVS<sub>H</sub> and SVM<sub>H</sub>) oversee $DV_{CC}$ , and the low-side supervisor and monitor (SVS<sub>L</sub> and SVM<sub>L</sub>) oversee $V_{CORE}$ . By default, all of these modules are active, but each can be disabled using the corresponding enable bit (SVSHE, SVMHE, SVSLE, SVMLE), resulting in some power savings. Typical application scenarios for supply voltage supervisors and monitors are: - High-Side Supervisor SVSH - Supervision of external power supply (DVCC) - Device reset because of low battery or supply voltage - High-Side Monitor SVMH - Monitoring of external power supply (DVCC) - Detection of low battery voltage (Pre-warning) - Low-Side Supervisor SVSL - Supervision of internal core voltage used to supply digital core - Device reset because of disruptive conditions at external VCORE pin (for example a short). The internal core voltage never drops below a critical level if parasitic events at the external VCORE pin are avoided. - Low-Side Monitor SVML - Monitoring of internal core voltage used to supply digital core - Detection of correct internal voltage levels when changing (especially increasing) the core voltage level before changing, for example, to higher system frequencies (also see Section 2.2.4). ## 2.2.2.1 SVS and SVM Thresholds The voltage thresholds enforced by the SVS and SVM modules are selectable. Table 2-1 shows the SVS and SVM threshold registers, the voltage threshold they control, and the number of threshold options. #### Table 2-1. SVS and SVM Thresholds | Register | Description | Threshold | Available Steps | |----------|-----------------------------------------------------------------|-----------------------------------------|------------------| | SVSHRVL | SVS <sub>H</sub> reset voltage level | SVS <sub>H_IT-</sub> | 4 | | SVSMHRRL | SVS <sub>H</sub> , SVM <sub>H</sub> reset release voltage level | $SVS_{H_{\perp}IT+}$ , $SVM_{H}$ | 8 | | SVSLRVL | SVS <sub>L</sub> reset voltage level | SVS <sub>L_IT-</sub> | 4 | | SVSMLRRL | SVS <sub>L</sub> , SVM <sub>L</sub> reset release voltage level | SVS <sub>L IT+</sub> , SVM <sub>L</sub> | 4 <sup>(1)</sup> | <sup>(1)</sup> The register settings support up to eight levels (0 through 7); however, levels 3 through 7 are identical. #### Recommended SVS, Settings For each of the core voltages, there are two supply voltage supervisor levels available. The SVSLRVL bits define the voltage level of VCORE below which the reset is activated. The SVSMLRRL bits define the voltage level of VCORE at which the reset is released. Although various settings can be chosen, there is one set of SVSLRVL and SVSMLRRL settings that is well suited for each core voltage selected by PMMCOREV. By default, an $SVS_L$ event always generates a POR (SVSLPE = 1), and it is recommended to always configure SVSLPE = 1 for reliable device startup. The most commonly used and recommended settings are shown in Table 2-2. Table 2-2. Recommended SVS<sub>L</sub> Settings | PMMCOREV[1:0] | DVCC (V) | SVSLRVL[1:0]<br>Sets SVS <sub>L_IT</sub> .Level | SVSMLRRL[2:0] Sets SVS <sub>L_IT+</sub> and SVM <sub>L</sub> levels | |---------------|----------|-------------------------------------------------|---------------------------------------------------------------------| | 00 | ≥ 1.8 | 00 | 000 | | 01 | ≥ 2.0 | 01 | 001 | | 10 | ≥ 2.2 | 10 | 010 | | 11 | ≥ 2.4 | 11 | 011 | ## Recommended SVS<sub>H</sub> Settings For the high-side supply, there are two supply voltage supervisor levels available. The SVSMHRRL bits define the voltage level of DVCC at which the reset is released. The SVSHRVL register defines the voltage level of DVCC below which the reset is turned on. These settings should be selected according to the minimum voltages required for device operation in a given application, as well as system power supply characteristics. See the device-specific data sheet for threshold values corresponding to the settings shown here. Although various settings are available, the most common are based on the maximum frequency required which, in turn, determines the minimum DVCC level supervised. By default, an $SVS_H$ event always generates a POR (SVSHPE = 1), and it is recommended to always configure SVSHPE = 1 for reliable device startup. The most commonly used and recommended settings are shown in Table 2-3. Table 2-3. Recommended SVS<sub>H</sub> Settings | f <sub>sys</sub> Max<br>(MHz) | DVCC<br>(V) | SVSHRVL[1:0]<br>Sets SVS <sub>H_IT</sub> .Level | SVSMHRRL[2:0]<br>Sets SVS <sub>H_IT+</sub> and<br>SVM <sub>H</sub> Levels | PMMCOREV[1:0] | |-------------------------------|-------------|-------------------------------------------------|---------------------------------------------------------------------------|---------------| | 8 | >1.8 | 00 | 000 | 00 | | 12 | >2.0 | 01 | 001 | 01 | | 20 | >2.2 | 10 | 010 | 10 | | 25 | >2.4 | 11 | 011 | 11 | The available voltage threshold settings of $SVS_H$ and $SVM_H$ are dependent on the voltage level setting of VCORE. Table 2-4 summarizes all the possible settings available. All other settings not listed are invalid and should not be used. Figure 2-3 shows the available settings for the $SVM_H$ . # Table 2-4. Available SVS<sub>H</sub> and SVM<sub>H</sub> Settings Versus V<sub>CORE</sub> Settings | PMMCOREV[1:0] | SVSHRVL[1:0]<br>Sets SVS <sub>H_IT</sub> .Level | SVSMHRRL[2:0]<br>Sets SVS <sub>H_IT+</sub> and SVM <sub>H</sub> Levels | |---------------|-------------------------------------------------|------------------------------------------------------------------------| | 00 | 00 through 11 | 000 through 011 | | 01 | 00 through 11 | 001 through 100 | | 10 | 00 through 11 | 010 through 101 | | 11 | 00 through 11 | 011 through 111 | Figure 2-3. Available SVM<sub>H</sub> Settings Versus VCORE Settings The behavior of the SVS and SVM according to these thresholds is best portrayed graphically. Figure 2-4 shows how the supervisors and monitors respond to various supply failure conditions. As Figure 2-4 shows, there is hysteresis built into the supervision thresholds, such that the thresholds in force depend on whether the voltage rail is going up or down. There is no hysteresis in the monitoring thresholds. Figure 2-4. High-Side and Low-Side Voltage Failure and Resulting PMM Actions # 2.2.2.2 High-Side Supervisor (SVS<sub>H</sub>) and High-Side Monitor (SVM<sub>H</sub>) The $SVS_H$ and $SVM_H$ modules are enabled by default. They can be disabled by clearing the SVSHE and SVMHE bits, respectively. Their block diagrams are shown in Figure 2-5. Figure 2-5. High-Side SVS and SVM If $DV_{CC}$ falls below the $SVS_H$ level, SVSHIFG ( $SVS_H$ interrupt flag) is set. If $DV_{CC}$ remains below the $SVS_H$ level and software attempts to clear SVSHIFG, it is immediately set again by hardware. If the SVSHPE ( $SVS_H$ POR enable) bit is set when SVSHIFG gets set, a POR is generated. If $DV_{CC}$ falls below the $SVM_H$ level, SVMHIFG ( $SVM_H$ interrupt flag) is set. If $DV_{CC}$ remains below the $SVM_H$ level and software attempts to clear SVMHIFG, it is immediately set again by hardware. If the SVMHIE ( $SVM_H$ interrupt enable) bit is set when SVMHIFG gets set, an interrupt is generated. If a POR is desired when SVMHIFG is set, the $SVM_H$ can be configured to do so by setting the SVMHVLRPE ( $SVM_H$ voltage level reached POR enable) bit while SVMHOVPE bit is cleared. If $DV_{CC}$ rises above the $SVM_H$ level, the SVMHVLRIFG ( $SVM_H$ voltage level reached) interrupt flag is set. If SVMHVLRIE ( $SVM_H$ voltage level reached interrupt enable) is set when this occurs, an interrupt is also generated. With the highest core voltage setting (PMMCOREV = 11b), the SVM $_{\rm H}$ module can also be used for overvoltage detection. This is accomplished by setting the SVMHOVPE (SVM $_{\rm H}$ overvoltage POR enable) bit in addition to setting SVMHVLRPE. Under these conditions, if DVCC exceeds safe device operation, a POR is generated. The SVS $_{\rm H}$ and SVM $_{\rm H}$ modules have configurable performance modes for power-saving operation. (See Section 2.2.9 for more information.) If these SVS $_{\rm H}$ and SVM $_{\rm H}$ power modes are modified, or if a voltage level is modified, a delay element masks the interrupts and POR sources until the SVS $_{\rm H}$ and SVM $_{\rm H}$ circuits have settled. When SVSMHDLYST (delay status) reads zero, the delay has expired. In addition, the SVSMHDLYIFG (SVS $_{\rm H}$ and SVM $_{\rm H}$ delay expired) interrupt flag is set. If the SVSMHDLYIE (SVS $_{\rm H}$ and SVM $_{\rm H}$ delay expired interrupt enable) is set when this occurs, an interrupt is also generated. In case of power-fail conditions, setting SVSHMD causes the SVS $_{\rm H}$ interrupt flag to be set in LPM2, LPM3, and LPM4. If SVSHMD is not set, the SVS $_{\rm H}$ interrupt flag is not set in LPM2, LPM3, and LPM4. In addition, all SVS $_{\rm H}$ and SVM $_{\rm H}$ events can be masked by setting SVSMHEVM. For most applications, SVSMHEVM should be cleared. All the interrupt flags of SVS<sub>H</sub> and SVM<sub>H</sub> remain set until cleared by a BOR or by software. # 2.2.2.3 Low-Side Supervisor (SVS<sub>L</sub>) and Low-Side Monitor (SVM<sub>L</sub>) The SVS<sub>L</sub> and SVM<sub>L</sub> modules are enabled by default. They can be disabled by clearing SVSLE and SVMLE bits, respectively. Their block diagrams are shown in Figure 2-6. Figure 2-6. Low-Side SVS and SVM If $V_{CORE}$ falls below the SVS<sub>L</sub> level, SVSLIFG (SVS<sub>L</sub> interrupt flag) is set. If $V_{CORE}$ remains below the SVS<sub>L</sub> level and software attempts to clear SVSLIFG, it is immediately set again by hardware. If the SVSLPE (SVS<sub>L</sub> POR enable) bit is set when SVSLIFG gets set, a POR is generated. If $V_{CORE}$ falls below the SVM<sub>L</sub> level, SVMLIFG (SVM<sub>L</sub> interrupt flag) is set. If $V_{CORE}$ remains below the SVM<sub>L</sub> level and software attempts to clear SVMLIFG, it is immediately set again by hardware. If the SVMLIE (SVM<sub>L</sub> interrupt enable) bit is set when SVMLIFG gets set, an interrupt is generated. If a POR is desired when SVMLIFG is set, the SVM<sub>L</sub> can be configured to do so by setting the SVMLVLRPE (SVM<sub>L</sub> voltage level reached POR enable) bit while SVMLOVPE bit is cleared. If $V_{CORE}$ rises above the SVM<sub>L</sub> level, the SVMLVLRIFG (SVM<sub>L</sub> voltage level reached) interrupt flag is set. If SVMLVLRIE (SVM<sub>L</sub> voltage level reached interrupt enable) is set when this occurs, an interrupt is also generated. The SVM $_{\rm L}$ module can also be used for overvoltage detection. This is accomplished by setting the SVMLOVPE (SVM $_{\rm L}$ overvoltage POR enable) bit, in addition to setting SVMLVLRPE. Under these conditions, if V $_{\rm CORE}$ exceeds safe device operation, a POR is generated. The SVS $_{L}$ and SVM $_{L}$ modules have configurable performance modes for power-saving operation. (See Section 2.2.9 for more information.) If these SVS $_{L}$ and SVM $_{L}$ power modes are modified, or if a voltage level is modified, a delay element masks the interrupts and POR sources until the SVS $_{L}$ and SVM $_{L}$ circuits have settled. When SVSMLDLYST (delay status) reads zero, the delay has expired. In addition, the SVSMLDLYIFG (SVS $_{L}$ /SVM $_{L}$ delay expired) interrupt flag is set. If the SVSMLDLYIE (SVS $_{L}$ /SVM $_{L}$ delay expired interrupt enable) is set when this occurs, an interrupt is also generated. In case of power-fail conditions, setting SVSLMD causes the SVS $_{L}$ interrupt flag to be set in LPM2, LPM3, and LPM4. If SVSLMD is not set, the SVS $_{L}$ interrupt flag is not set in LPM2, LPM3, and LPM4. In addition, all SVS $_{L}$ and SVM $_{L}$ events can be masked by setting SVSMLEVM. For most applications, SVSMLEVM should be cleared. All the interrupt flags of SVS<sub>L</sub> and SVM<sub>L</sub> remain set until cleared by a BOR or by software. # 2.2.3 Supply Voltage Supervisor and Monitor - Power-Up When the device is powering up, the $SVS_H$ and $SVS_L$ functions are enabled by default. Initially, $DV_{CC}$ is low, and therefore the PMM holds the device in POR reset. When both the $SVS_H$ and $SVS_L$ levels are met, the reset is released. Figure 2-7 shows this process. Figure 2-7. PMM Action at Device Power-Up After this point, both voltage domains are supervised and monitored while the respective modules are enabled. # 2.2.4 Increasing V<sub>CORE</sub> to Support Higher MCLK Frequencies With a reset, $V_{CORE}$ and all the PMM thresholds, default to their lowest possible levels. These default settings allow a wide range of MCLK operation, and in many applications no change to these levels is required. However, if the application requires the performance provided by higher MCLK frequencies, software should ensure that $V_{CORE}$ has been raised to a sufficient voltage level before changing MCLK, since failing to supply sufficient voltage to the CPU could produce unpredictable results. For a given device, minimum $V_{CORE}$ levels required for maximum MCLK frequencies have been established (See the device data sheet for specific values). After setting PMMCOREV to increase $V_{CORE}$ , there is a time delay until the new voltage has been established. Software must not raise MCLK until the necessary core voltage has settled. SVM<sub>L</sub> can be used to verify that $V_{CORE}$ has met the required minimum value, prior to increasing MCLK. Figure 2-8 shows this procedure. Figure 2-8. Changing V<sub>CORE</sub> and SVM<sub>L</sub> and SVS<sub>L</sub> Levels It is critical that the $V_{CORE}$ level be increased by only one level at a time. The following steps 1 through 4 show the procedure to increase $V_{CORE}$ by one level. This sequence is repeated to change the $V_{CORE}$ level until the targeted level is obtained: - Step 1: Program the SVM<sub>H</sub> and SVS<sub>H</sub> to the next level to ensure DV<sub>CC</sub> is high enough for the next V<sub>CORE</sub> level. Program the SVM<sub>L</sub> to the next level and wait for (SVSMLDLYIFG) to be set. - Step 2: Program PMMCOREV to the next V<sub>CORE</sub> level. - Step 3: Wait for the voltage level reached (SVMLVLRIFG) flag. - Step 4: Program the SVS<sub>L</sub> to the next level. As a reference, the following is a C code example for increasing $V_{CORE}$ . The sample libraries provide routines for increasing and decreasing the $V_{CORE}$ and should be used whenever possible. ``` ; C Code example for increasing core voltage. ; Note: Change core voltage one level at a time. void SetVCoreUp (unsigned int level) // Open PMM registers for write access PMMCTL0_H = 0xA5; // Make sure no flags are set for iterative sequences while ((PMMIFG & SVSMHDLYIFG) == 0); while ((PMMIFG & SVSMLDLYIFG) == 0); // Set SVS/SVM high side new level SVSMHCTL = SVSHE + SVSHRVL0 * level + SVMHE + SVSMHRRL0 * level; // Set SVM low side to new level SVSMLCTL = SVSLE + SVMLE + SVSMLRRLO * level; // Wait till SVM is settled while ((PMMIFG & SVSMLDLYIFG) == 0); // Clear already set flags PMMIFG &= ~(SVMLVLRIFG + SVMLIFG); // Set VCore to new level PMMCTL0_L = PMMCOREV0 * level; // Wait till new level reached if ((PMMIFG & SVMLIFG)) while ((PMMIFG & SVMLVLRIFG) == 0); // Set SVS/SVM low side to new level SVSMLCTL = SVSLE + SVSLRVL0 * level + SVMLE + SVSMLRRL0 * level; // Lock PMM registers for write access PMMCTL0_H = 0x00; ``` NOTE: See the MSP430x5xx and MSP430x6xx Core Libraries (SLAA448). These libraries contain useful and ready-to-use functions for easily configuring and using the PMM module. # 2.2.5 Decreasing V<sub>CORE</sub> for Power Optimization The risk posed by increasing MCLK frequency does not exist when decreasing MCLK from the current V<sub>CORE</sub> or higher settings, because higher V<sub>CORE</sub> levels can still support MCLK frequencies below the ones for which they were intended. However, significant power efficiency gains can be made by operating V<sub>CORE</sub> at the lowest value required for a given MCLK frequency. It is critical that the V<sub>CORE</sub> level be decreased by only one level at a time. The following steps show the procedure to decrease V<sub>CORE</sub> by one level. This sequence is repeated to change the $V_{CORE}$ level until the targeted level is obtained: Steps 5 through 6 show the procedure to decrease $V_{CORE}$ : - Step 5: Program the SVM<sub>L</sub> and SVS<sub>L</sub> to the new level and wait for (SVSMLDLYIFG) to be set. - Step 6: Program PMMCOREV to the new V<sub>CORE</sub> level. It is critical when lowering the V<sub>CORE</sub> setting that the maximum MCLK frequency for the new V<sub>CORE</sub> setting is not violated (see the device-specific data sheet). ## 2.2.6 Transition From LPM3 and LPM4 Modes to AM The LDO requires time to settle when the application transitions from low-power modes to active modes. If a transition from LPM3 or LPM4 occurs and the devices does not stay in active mode long enough, the LDO does not have time to settle sufficiently. Circuitry inside the LDO ensures that the LDO has its minimum required time to settle to its proper operating voltage. The circuitry ensures that every eighth transition from LPM3 or LPM4 causes the LDO to remain on long enough to properly settle. This is handled automatically and requires no setting by the application. #### 2.2.7 LPM3.5 and LPM4.5 LPM3.5 and LMP4.5 are additional low-power modes in which the regulator of the PMM is completely disabled, providing additional power savings. Not all devices support all LPMx.5 modes, so see the device-specific data sheet. Because there is no power supplied to VCORE during LPMx.5, the CPU and all digital modules including RAM are unpowered. This disables the entire device and, as a result, the contents of the registers and RAM are lost. Any essential values should be stored to flash prior to entering LPMx.5. PMMREGOFF bit is used to disable the regulator. See the SYS module for complete descriptions and proper uses of LMPx.5. Because the regulator of the PMM is disabled upon entering LPMx.5, all I/O register configurations are lost. Therefore, the configuration of I/O pins must be handled differently to ensure that all pins in the application behave in a controlled manner upon entering and exiting LPMx.5. Properly setting the I/O pins is critical to achieving the lowest possible power consumption in LPMx.5, as well as preventing any possible uncontrolled input or output I/O state in the application. The application has complete control of the I/O pin conditions preventing the possibility of unwanted spurious activity upon entry and exit from LPMx.5. The I/O pin state is held and locked based on the settings prior to LPMx.5 entry. Upon entry into LPMx.5, the LOCKLPM5 bit in PM5CTL0 of the PMM module is set automatically. Note that only the pin condition is retained. All other port configuration register settings are lost. See the Digital I/O chapter for further details. #### 2.2.8 Brownout Reset (BOR), Software BOR, Software POR The primary function of the brownout reset (BOR) circuit occurs when the device is powering up. It is functional very early in the power-up ramp, generating a POR that initializes the system. It also functions when no SVS is enabled and a brownout condition occurs. It sustains this reset until the input power is sufficient for the logic, for proper reset of the system. In an application, it may be desired to cause a BOR via software. Setting PMMSWBOR causes a software-driven BOR. PMMBORIFG is set accordingly. Note that a BOR also initiates a POR and PUC. PMMBORIFG can be cleared by software or by reading SYSRSTIV. Similarly, it is possible to cause a POR via software by setting PMMSWPOR. PMMPORIFG is set accordingly. A POR also initiates a PUC. PMMPORIFG can be cleared by software or by reading SYSRSTIV. Both PMMSWBOR and PMMSWPOR are self clearing. See the SYS module for complete descriptions of BOR, POR, and PUC resets. #### 2.2.9 SVS and SVM Performance Modes and Wakeup Times The supervisors/monitors can function in one of two modes: normal and full performance. The difference is a tradeoff in response time versus the power consumed; full-performance mode has a faster response time but consumes considerably more power than normal mode. Full-performance mode might be considered in applications in which the decoupling of the external power supply cannot adequately prevent fast spikes on $DV_{CC}$ from occurring, or when the application has a particular intolerance to failure. In such cases, full-performance mode provides an additional layer of protection. There are two ways to control the performance mode: manual and automatic. In manual mode, the normal/full-performance selection is the same for every operational mode except LPMx.5 (the SVS and SVM are always disabled in LPMx.5). In this case, the normal or full-performance selection is made with the SVSHFP, SVMHFP, SVSLFP, or SVMLFP bit, for their respective modules. In automatic mode, hardware changes the normal or full-performance selection depending on the operational mode in effect. The wakeup time of the device from low-power modes is affected by the settings of the SVS<sub>L</sub> and SVM<sub>L</sub> performance modes as listed in Table 2-6, Table 2-7, Table 2-8, and Table 2-9. The wakeup time from low-power modes is not affected by the settings of the SVS<sub>H</sub> and SVM<sub>H</sub>. All wake-ups from LPMx.5 (LPM3.5 or LPM4.5), are defined by the data sheet parametric, t<sub>WAKE-UP-LPM5</sub>, regardless of the performance modes for SVS<sub>L</sub> or SVM<sub>L</sub>, because these are disabled in LPMx.5. The tables in Section 2.2.9.1 and Section 2.2.9.2 show the required settings to select the control and performance modes for SVS<sub>L</sub>, SVM<sub>L</sub>, SVS<sub>H</sub>, and SVM<sub>H</sub>. #### **NOTE: Low-Power Modes** Even if the CPU requests a specific low-power mode, the device might not go into that state because of modules requesting clocks that should be switched off or have higher frequencies or because of modules requesting a higher drive capability of the LDO. The low-power modes mentioned in the tables assume that the device is actually in the requested state; that is, no module is requesting a deviating clock setting or drive capability. # 2.2.9.1 Low-Side SVS and SVM Control and Performance Mode Selection # Table 2-5. SVS<sub>L</sub> and SVM<sub>L</sub> Control Mode Selection | SVSMLACE | SVSLMD | SVS <sub>L</sub> Control Mode | SVM <sub>L</sub> Control Mode | |----------|--------|-------------------------------|-------------------------------| | 0 | 0 | Automatic (see Table 2-6) | Manual (see Table 2-8) | | 0 | 1 | Manual (see Table 2-7) | Manual (see Table 2-8) | | 1 | 0 | Automatic (see Table 2-6) | Automatic (see Table 2-9) | | 1 | 1 | Automatic (see Table 2-6) | Automatic (see Table 2-9) | # Table 2-6. SVS<sub>L</sub> Automatic Performance Control | SVSLE | SVSLMD | SVSLFP | AM, LPM0, LPM1<br>SVS <sub>L</sub> State | LPM2, LPM3, LPM4<br>SVS <sub>L</sub> State | Wakeup Time<br>LPM2, LPM3, LPM4 | |-------|--------|--------|------------------------------------------|--------------------------------------------|---------------------------------| | 0 | х | Х | Off | Off | t <sub>WAKE-UP-FAST</sub> | | 1 | 0 | 0 | Normal | Off | t <sub>WAKE-UP-SLOW</sub> | | 1 | 0 | 1 | Full performance | Off | t <sub>WAKE-UP-FAST</sub> | | 1 | 1 | 0 | Normal | Off | t <sub>WAKE-UP-SLOW</sub> | | 1 | 1 | 1 | Full performance | Normal | t <sub>WAKE-UP-FAST</sub> | # Table 2-7. SVS<sub>L</sub> Manual Performance Modes | SVSLE | SVSLFP | AM, LPM0, LPM1<br>SVS <sub>L</sub> State | LPM2, LPM3, LPM4<br>SVS <sub>L</sub> State | Wakeup Time<br>LPM2, LPM3, LPM4 | |-------|--------|------------------------------------------|--------------------------------------------|---------------------------------| | 0 | Х | Off | Off | t <sub>WAKE-UP-FAST</sub> | | 1 | 0 | Normal | Normal | t <sub>wake-up-slow</sub> | | 1 | 1 | Full performance | Full performance | t <sub>WAKE-UP-FAST</sub> | # Table 2-8. SVM<sub>L</sub> Automatic Performance Control | SVMLE | SVMLFP | AM, LPM0, LPM1<br>SVM <sub>L</sub> State | LPM2, LPM3, LPM4<br>SVM <sub>L</sub> State | Wakeup Time<br>LPM2, LPM3, LPM4 | |-------|--------|------------------------------------------|--------------------------------------------|---------------------------------| | 0 | Х | Off | Off | t <sub>wake-up-fast</sub> | | 1 | 0 | Normal Off | | t <sub>wake-up-slow</sub> | | 1 | 1 | Full performance | Normal | t <sub>WAKE-UP-FAST</sub> | # Table 2-9. SVM<sub>L</sub> Manual Performance Modes | SVMLE | SVMLFP | AM, LPM0, LPM1<br>SVM <sub>L</sub> State | LPM2, LPM3, LPM4<br>SVM <sub>L</sub> State | Wakeup Time<br>LPM2, LPM3, LPM4 | |-------|--------|------------------------------------------|--------------------------------------------|---------------------------------| | 0 | Х | Off | Off | t <sub>wake-up-fast</sub> | | 1 | 0 | Normal | Normal | t <sub>WAKE-UP-SLOW</sub> | | 1 | 1 | Full performance | Full performance | t <sub>wake-up-fast</sub> | ## 2.2.9.2 High-Side SVS and SVM Control and Performance Mode Selection ## Table 2-10. SVS<sub>H</sub> and SVM<sub>H</sub> Control Mode Selection | SVSMHACE | SVSHMD | SVS <sub>H</sub> Control Mode | SVM <sub>H</sub> Control Mode | |----------|--------|-------------------------------|-------------------------------| | 0 | 0 | Automatic (see Table 2-11) | Manual (see Table 2-13) | | 0 | 1 | Manual (see Table 2-12) | Manual (see Table 2-13) | | 1 | 0 | Automatic (see Table 2-11) | Automatic (see Table 2-14) | | 1 | 1 | Automatic (see Table 2-11) | Automatic (see Table 2-14) | ## Table 2-11. SVS<sub>H</sub> Automatic Performance Control | SVSHE | SVSHMD | SVSHFP | AM, LPM0, LPM1<br>SVS <sub>H</sub> State | LPM2, LPM3, LPM4<br>SVS <sub>H</sub> State | |-------|--------|--------|------------------------------------------|--------------------------------------------| | 0 | x | x | Off | Off | | 1 | 0 | 0 | Normal | Off | | 1 | 0 | 1 | Full performance | Off | | 1 | 1 | 0 | Normal | Off | | 1 | 1 | 1 | Full performance | Normal | # Table 2-12. SVS<sub>H</sub> Manual Performance Modes | SVSHE | SVSHFP AM, LPM0, LPM1<br>SVS <sub>H</sub> State | | LPM2, LPM3, LPM4<br>SVS <sub>H</sub> State | |-------|-------------------------------------------------|------------------|--------------------------------------------| | 0 | х | Off | Off | | 1 | 0 | Normal | Normal | | 1 | 1 | Full performance | Full performance | # Table 2-13. SVM<sub>H</sub> Automatic Performance Control | SVMHE | SVMHFP AM, LPM0, LPM1<br>SVMH State | | LPM2, LPM3, LPM4<br>SVM <sub>H</sub> State | |-------|-------------------------------------|------------------|--------------------------------------------| | 0 | х | Off | Off | | 1 | 0 | Normal | Off | | 1 | 1 | Full performance | Normal | ## Table 2-14. SVM<sub>H</sub> Manual Performance Modes | SVMHE | SVMHFP AM, LPM0, LPM1<br>SVM <sub>H</sub> State | | LPM2, LPM3, LPM4<br>SVM <sub>H</sub> State | | |-------|-------------------------------------------------|------------------|--------------------------------------------|--| | 0 | х | Off | Off | | | 1 | 0 | Normal | Normal | | | 1 | 1 | Full performance | Full performance | | #### 2.2.9.3 Wakeup Times in Debug Mode The TEST/SBWTCK pin is used for interfacing to the development tools via Spy-Bi-Wire and JTAG. When the TEST/SBWTCK pin is high, wakeup times from LPM2, LPM3, and LPM4 may be different compared to when TEST/SBWTCK is low. When the TEST/SBWTCK pin is high, all delays associated with the SVS<sub>L</sub> and SVM<sub>L</sub> settings have no effect and the device wakes within $t_{WAKE-UP-FAST}$ . Pay careful attention to the real-time behavior when exiting from LPM2, LPM3, and LPM4 with the device connected to a development tool (for example, MSP-FET430UIF). ## 2.2.10 PMM Interrupts Interrupt flags generated by the PMM are routed to the system NMI interrupt vector generator register, SYSSNIV. When the PMM causes a reset, a value is generated in the system reset interrupt vector generator register, SYSRSTIV, corresponding to the source of the reset. These registers are defined within the SYS module. More information on the relationship between the PMM and SYS modules is available in the SYS chapter. #### 2.2.11 Port I/O Control The PMM provides a means of ensuring that I/O pins cannot behave in uncontrolled fashion during an undervoltage event. During these times, outputs are disabled, both normal drive and the weak pullup/pulldown function. If the CPU is functioning normally, and then an undervoltage event occurs, any pin configured as an input has its PxIN register value locked in at the point the event occurs, until voltage is restored. During the undervoltage event, external voltage changes on the pin are not registered internally. This helps prevent erratic behavior from occurring. # 2.2.12 Supply Voltage Monitor Output (SVMOUT, Optional) The state of SVMLIFG, SVMLVLRIFG, SVMHIFG, and SVMLVLRIFG can be monitored on the external SVMOUT pin. Each of these interrupt flags can be enabled (SVMLOE, SVMLVLROE, SVMHOE, SVMLVLROE) to generate an output signal. The polarity of the output is selected by the SVMOUTPOL bit. If SVMOUTPOL is set, the output is set to 1 if an enabled interrupt flag is set. PMM Registers www.ti.com #### 2.3 **PMM Registers** The PMM registers are listed in Table 2-15. The base address of the PMM module can be found in the device-specific data sheet. The address offset of each PMM register is given in Table 2-15. The password, PMMPW, defined in the PMMCTL0 register controls access to all PMM, SVS, and SVM registers. Once the correct password is written, the write access is enabled. The write access is disabled by writing a wrong password in byte mode to the PMMCTL0 upper byte. Word accesses to PMMCTL0 with a wrong password triggers a PUC. A write access to a register other than PMMCTL0 while write access is not enabled causes a PUC. NOTE: All registers have word or byte register access. For a generic register ANYREG, the suffix "\_L" (ANYREG\_L) refers to the lower byte of the register (bits 0 through 7). The suffix "\_H" (ANYREG\_H) refers to the upper byte of the register (bits 8 through 15). Table 2-15. PMM Registers | Offset | Acronym | Register Name | Туре | Access | Reset | Section | |--------|------------|----------------------------------------------|------------|--------|-------|---------------| | 00h | PMMCTL0 | PMM control register 0 | Read/write | Word | 9600h | Section 2.3.1 | | 00h | PMMCTL0_L | | Read/write | Byte | 00h | | | 01h | PMMCTL0_H | | Read/write | Byte | 96h | | | 02h | PMMCTL1 | PMM control register 1 | Read/write | Word | 0000h | Section 2.3.2 | | 02h | PMMCTL1_L | | Read/write | Byte | 00h | | | 03h | PMMCTL1_H | | Read/write | Byte | 00h | | | 04h | SVSMHCTL | SVS and SVM high side control register | Read/write | Word | 4400h | Section 2.3.3 | | 04h | SVSMHCTL_L | | Read/write | Byte | 00h | | | 05h | SVSMHCTL_H | | Read/write | Byte | 44h | | | 06h | SVSMLCTL | SVS and SVM low side control register | Read/write | Word | 4400h | Section 2.3.4 | | 06h | SVSMLCTL_L | | Read/write | Byte | 00h | | | 07h | SVSMLCTL_H | | Read/write | Byte | 44h | | | 08h | SVSMIO | SVSIN and SVMOUT control register (optional) | Read/write | Word | 0020h | Section 2.3.5 | | 08h | SVSMIO_L | | Read/write | Byte | 20h | | | 09h | SVSMIO_H | | Read/write | Byte | 00h | | | 0Ch | PMMIFG | PMM interrupt flag register | Read/write | Word | 0000h | Section 2.3.6 | | 0Ch | PMMIFG_L | | Read/write | Byte | 00h | | | 0Dh | PMMIFG_H | | Read/write | Byte | 00h | | | 0Eh | PMMRIE | PMM interrupt enable register | Read/write | Word | 1100h | Section 2.3.7 | | 0Eh | PMMRIE_L | | Read/write | Byte | 00h | | | 0Fh | PMMRIE_H | | Read/write | Byte | 11h | | | 10h | PM5CTL0 | Power mode 5 control register 0 | Read/write | Word | 0000h | Section 2.3.8 | | 10h | PM5CTL0_L | | Read/write | Byte | 00h | | | 11h | PM5CTL0_H | | Read/write | Byte | 00h | | www.ti.com PMM Registers # 2.3.1 PMMCTL0 Register Power Management Module Control Register 0 # Figure 2-9. PMMCTL0 Register # Table 2-16. PMMCTL0 Register Description | Bit | Field | Туре | Reset | Description | | | |------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15-8 | PMMPW | RW | 96h | PMM password. Always read as 096h. When using word operations, must be written with 0A5h or a PUC is generated. When using byte operation, writing 0A5h unlocks all PMM registers. When using byte operation, writing anything different than 0A5h locks all PMM registers. | | | | 7 | PMMHPMRE | RW | 0h | Global high power module request enable. If the PMMHPMRE bit is set, any module is able to request the PMM high-power mode. | | | | 7 | PMMHPMRE | RW | 0h | Global high power module request enable. If the PMMHPMRE bit is set, any module is able to request the PMM high-power mode. | | | | 6-5 | Reserved | R | 0h | Reserved. Always reads as 0. | | | | 4 | PMMREGOFF | RW | 0h | Regulator off (see the SYS chapter for details) | | | | 3 | PMMSWPOR | RW | 0h | Software power-on reset. Setting this bit to 1 triggers a POR. This bit is self clearing. | | | | 2 | PMMSWBOR | RW | 0h | Software brownout reset. Setting this bit to 1 triggers a BOR. This bit is self clearing. | | | | 1-0 | PMMCOREV | RW | 0h | Core voltage (see the device-specific data sheet for supported levels and corresponding voltages) 00b = V(CORE) level 0 01b = V(CORE) level 1 10b = V(CORE) level 2 11b = V(CORE) level 3 | | | PMM Registers www.ti.com # 2.3.2 PMMCTL1 Register Power Management Module Control Register 1 # Figure 2-10. PMMCTL1 Register # Table 2-17. PMMCTL1 Register Description | Bit | Field | Туре | Reset | Description | |------|----------|------|---------------------------------------------|------------------------------------------| | 15-6 | Reserved | R | 0h Reserved. Always reads as 0. | | | 5-4 | Reserved | RW | 0h Reserved. Must always be written with 0. | | | 3-2 | Reserved | R | 0h Reserved. Always reads as 0. | | | 1-0 | Reserved | RW | 0h | Reserved. Must always be written with 0. | www.ti.com PMM Registers # 2.3.3 SVSMHCTL Register Supply Voltage Supervisor and Monitor High-Side Control Register # Figure 2-11. SVSMHCTL Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|----------|----------|----------|------------|--------|----------|--------| | SVMHFP | SVMHE | Reserved | SVMHOVPE | SVSHFP | SVSHE | SVSH | HRVL | | rw-[0] | rw-1 | r-0 | rw-[0] | rw-[0] | rw-1 | rw-[0] | rw-[0] | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SVSMHACE | SVSMHEVM | Reserved | SVSHMD | SVSMHDLYST | | SVSMHRRL | | | rw-[0] | rw-0 | r-0 | rw-0 | r-0 | rw-[0] | rw-[0] | rw-[0] | # Table 2-18. SVSMHCTL Register Description | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SVMHFP | RW | 0h | SVM high-side full-performance mode. If this bit is set, the SVMH operates in full-performance mode. | | | | | | 0b = Normal mode. See the device-specific data sheet for response times. | | | | | | 1b = Full-performance mode. See the device-specific data sheet for response times. | | 14 | SVMHE | RW | 1h | SVM high-side enable. If this bit is set, the SVMH is enabled. | | 13 | Reserved | R | 0h | Reserved. Always reads as 0. | | 12 | SVMHOVPE | RW | Oh | SVM high-side overvoltage enable. If this bit is set, the SVMH overvoltage detection is enabled. If SVMHVLRPE is also set, a POR occurs on an overvoltage condition. | | 11 | SVSHFP | RW | 0h | SVS high-side full-performance mode. If this bit is set, the SVSH operates in full-performance mode. | | | | | | 0b = Normal mode. See the device-specific data sheet for response times. | | | | | | 1b = Full-performance mode. See the device-specific data sheet for response times. | | 10 | SVSHE | RW | 1h | SVS high-side enable. If this bit is set, the SVSH is enabled. | | 9-8 | SVSHRVL | RW | Oh | SVS high-side reset voltage level. If DVCC falls short of the SVSH voltage level selected by SVSHRVL, a reset is triggered (if SVSHPE = 1). The voltage levels are defined in the device-specific data sheet. | | 7 | SVSMHACE | RW | 0h | SVS and SVM high-side automatic control enable. If this bit is set, the low-power mode of the SVSH and SVMH circuits is under hardware control. | | 6 | SVSMHEVM | RW | 0h | SVS and SVM high-side event mask. If this bit is set, the SVSH and SVMH events are masked. | | | | | | 0b = No events are masked. | | | | | | 1b = All events are masked. | | 5 | Reserved | R | 0h | Reserved. Always reads as 0. | | 4 | SVSHMD | RW | 0h | SVS high-side mode. If this bit is set, the SVSH interrupt flag is set in LPM2, LPM3, and LPM4 in case of power-fail conditions. If this bit is not set, the SVSH interrupt is not set in LPM2, LPM3, and LPM4. | | 3 | SVSMHDLYST | RW | 0h | SVS and SVM high-side delay status. If this bit is set, the SVSH and SVMH events are masked for some delay time. The delay time depends on the power mode of the SVSH and SVMH. If SVMHFP = 1 and SVSHFP = 1 (that is, full-performance mode), the delay is shorter. See the device-specific data sheet for details. The bit is cleared by hardware if the delay has expired. | | 2-0 | SVSMHRRL | RW | 0h | SVS and SVM high-side reset release voltage level. These bits define the reset release voltage level of the SVSH. It is also used for the SVMH to define the voltage reached level. The voltage levels are defined in the device-specific data sheet. | PMM Registers www.ti.com # 2.3.4 SVSMLCTL Register Supply Voltage Supervisor and Monitor Low-Side Control Register # Figure 2-12. SVSMLCTL Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|----------|----------|----------|------------|--------|----------|--------| | SVMLFP | SVMLE | Reserved | SVMLOVPE | SVSLFP | SVSLE | SVSI | _RVL | | rw-[0] | rw-1 | r-0 | rw-[0] | rw-[0] | rw-1 | rw-[0] | rw-[0] | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SVSMLACE | SVSMLEVM | Reserved | SVSLMD | SVSMLDLYST | | SVSMLRRL | | | rw-[0] | rw-0 | r-0 | rw-0 | r-0 | rw-[0] | rw-[0] | rw-[0] | # Table 2-19. SVSMLCTL Register Description | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SVMLFP | RW | 0h | SVM low-side full-performance mode. If this bit is set, the SVML operates in full-performance mode. 0b = Normal mode. See the device-specific data sheet for response times. 1b = Full-performance mode. See the device-specific data sheet for response times. | | 14 | SVMLE | RW | 1h | SVM low-side enable. If this bit is set, the SVML is enabled. | | 13 | Reserved | R | 0h | Reserved. Always reads as 0. | | 12 | SVMLOVPE | RW | 0h | SVM low-side overvoltage enable. If this bit is set, the SVML overvoltage detection is enabled. | | 11 | SVSLFP | RW | Oh | SVS low-side full-performance mode. If this bit is set, the SVSL operates in full-performance mode. Ob = Normal mode. See the device-specific data sheet for response times. 1b = Full-performance mode. See the device-specific data sheet for response times. | | 10 | SVSLE | RW | 1h | SVS low-side enable. If this bit is set, the SVSL is enabled. | | 9-8 | SVSLRVL | RW | 0h | SVS low-side reset voltage level. If V(CORE) falls short of the SVSL voltage level selected by SVSLRVL, a reset is triggered (if SVSLPE = 1). | | 7 | SVSMLACE | RW | 0h | SVS and SVM low-side automatic control enable. If this bit is set, the low-power mode of the SVSL and SVML circuits is under hardware control. | | 6 | SVSMLEVM | RW | Oh | SVS and SVM low-side event mask. If this bit is set, the SVSL and SVML events are masked. 0b = No events are masked. 1b = All events are masked. | | 5 | Reserved | R | 0h | Reserved. Always reads as 0. | | 4 | SVSLMD | RW | 0h | SVS low-side mode. If this bit is set, the SVSL interrupt flag is set in LPM2, LPM3 and LPM4 in case of power-fail conditions. If this bit is not set, the SVSL interrupt is not set in LPM2, LPM3, and LPM4. | | 3 | SVSMLDLYST | RW | Oh | SVS and SVM low-side delay status. If this bit is set, the SVSL and SVML events are masked for a delay time. The delay time depends on the power mode of the SVSL and SVML. If SVMLFP = 1 and SVSLFP = 1 (that is, full-performance mode), the delay is shorter. The bit is cleared by hardware if the delay has expired. | | 2-0 | SVSMLRRL | RW | Oh | SVS and SVM low-side reset release voltage level. These bits define the reset release voltage level of the SVSL. It is also used for the SVML to define the voltage reached level. | www.ti.com PMM Registers # 2.3.5 SVSMIO Register SVSIN and SVMOUT Control Register # Figure 2-13. SVSMIO Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----|----------|--------|-----------|---------------------------|-----|----------|-----| | | Reserved | | | SVMHVLROE SVMHOE Reserved | | | | | r-0 | r-0 | r-0 | rw-[0] | rw-[0] | r-0 | r-0 | r-0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Reserved | | SVMLVLROE | SVMLOE | | Reserved | | | r-0 | r-0 | rw-[1] | rw-[0] | rw-[0] | r-0 | r-0 | r-0 | # Table 2-20. SVSMIO Register Description | Bit | Field | Туре | Reset | Description | |-------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | Reserved | R | 0h | Reserved. Always reads as 0. | | 12 | SVMHVLROE | RW | 0h | SVM high-side voltage level reached output enable. If this bit is set, the SVMHVLRIFG bit is output to the device SVMOUT pin. The device-specific port logic has to be configured accordingly. | | 11 | SVMHOE | RW | 0h | SVM high-side output enable. If this bit is set, the SVMHIFG bit is output to the device SVMOUT pin. The device-specific port logic has to be configured accordingly. | | 10-6 | Reserved | R | 0h | Reserved. Always reads as 0. | | 5 | SVMOUTPOL | RW | 1h | SVMOUT pin polarity. If this bit is set, SVMOUT is active high. An error condition is signaled by a 1 at SVMOUT. If SVMOUTPOL is cleared, the error condition is signaled by a 0 at the SVMOUT pin. | | 4 | SVMLVLROE | RW | 0h | SVM low-side voltage level reached output enable. If this bit is set, the SVMLVLRIFG bit is output to the device SVMOUT pin. The device-specific port logic has to be configured accordingly. | | 3 | SVMLOE | RW | 0h | SVM low-side output enable. If this bit is set, the SVMLIFG bit is output to the device SVMOUT pin. The device-specific port logic has to be configured accordingly. | | 2-0 | Reserved | R | 0h | Reserved. Always reads as 0. | PMM Registers www.ti.com # 2.3.6 PMMIFG Register Power Management Module Interrupt Flag Register # Figure 2-14. PMMIFG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------|-------------------------|------------------------|------------------------|----------|----------------------------|-----------|-------------| | PMMLPM5IFG | Reserved | SVSLIFG <sup>(1)</sup> | SVSHIFG <sup>(1)</sup> | Reserved | PMMPORIFG | PMMRSTIFG | PMMBORIFG | | rw-[0] | r-0 | rw-[0] | rw-[0] | r-0 | rw-[0] | rw-[0] | rw-[0] | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | SVMHVLRIFG <sup>(</sup> | SVMHIFG | SVSMHDLYIF<br>G | Reserved | SVMLVLRIFG <sup>(1</sup> ) | SVMLIFG | SVSMLDLYIFG | | r-0 | rw-[0] | rw-[0] | rw-0 | r-0 | rw-[0] | rw-[0] | rw-0 | <sup>&</sup>lt;sup>(1)</sup> After power up, the reset value depends on the power sequence. # **Table 2-21. PMMIFG Register Description** | Bit | Field | Туре | Reset | Description | | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | PMMLPM5IFG | RW | 0h | LPMx.5 flag. This bit is set if the system was in LPMx.5 before. The bit is cleared by software or by reading the reset vector word. A power failure on the DVCC domain clears the bit. | | | | | | | 0b = No interrupt pending | | | | | | | 1b = Interrupt pending | | | 14 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 13 | SVSLIFG | RW | 0h | SVS low-side interrupt flag. The bit is cleared by software or by reading the rese vector word. 0b = No interrupt pending 1b = Interrupt pending | | | 12 | SVSHIFG | RW | Oh | SVS high-side interrupt flag. The bit is cleared by software or by reading the reset vector word. Ob = No interrupt pending | | | | | | | 1b = Interrupt pending | | | 11 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 10 | PMMPORIFG | RW | Oh | PMM software power-on reset interrupt flag. This interrupt flag is set if a software POR is triggered. The bit is cleared by software or by reading the reset vector word, SYSRSTIV. | | | | | | | 0b = No interrupt pending | | | | | | | 1b = Interrupt pending | | | 9 | PMMRSTIFG | RW | 0h | PMM reset pin interrupt flag. This interrupt flag is set if the RST/NMI pin is the reset source. The bit is cleared by software or by reading the reset vector word. | | | | | | | 0b = No interrupt pending | | | | | | | 1b = Interrupt pending | | | 8 | PMMBORIFG | RW | Oh | PMM software brownout reset interrupt flag. This interrupt flag is set if a software BOR (PMMSWBOR) is triggered. The bit is cleared by software or by reading the reset vector word, SYSRSTIV. 0b = No interrupt pending 1b = Interrupt pending | | | 7 | Reserved | R | 0h | 1 1 0 | | | | | | | Reserved. Always reads as 0. | | | 6 | SVMHVLRIFG | RW | 0h | SVM high-side voltage level reached interrupt flag. The bit is cleared by software or by reading the reset vector (SVSHPE = 1) word or by reading the interrupt vector (SVSHPE = 0) word. | | | | | | | 0b = No interrupt pending | | | | | | | 1b = Interrupt pending | | | 5 | SVMHIFG | RW | 0h | SVM high-side interrupt flag. The bit is cleared by software. 0b = No interrupt pending 1b = Interrupt pending | | <sup>&</sup>lt;sup>(1)</sup> After power up, the reset value depends on the power sequence. www.ti.com PMM Registers # Table 2-21. PMMIFG Register Description (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | SVSMHDLYIFG | RW | 0h | SVS and SVM high-side delay expired interrupt flag. This interrupt flag is set if the delay element expired. The bit is cleared by software or by reading the interrupt vector word. | | | | | | 0b = No interrupt pending | | | | | | 1b = Interrupt pending | | 3 | Reserved | R | 0h | Reserved. Always reads as 0. | | 2 | SVMLVLRIFG | RW | 0h | SVM low-side voltage level reached interrupt flag. The bit is cleared by software or by reading the reset vector (SVSLPE = 1) word or by reading the interrupt vector (SVSLPE = 0) word. 0b = No interrupt pending 1b = Interrupt pending | | 1 | SVMLIFG | RW | Oh | SVM low-side interrupt flag. The bit is cleared by software. 0b = No interrupt pending 1b = Interrupt pending | | 0 | SVSMLDLYIFG | RW | Oh | SVS and SVM low-side delay expired interrupt flag. This interrupt flag is set if the delay element expired. The bit is cleared by software or by reading the interrupt vector word. | | | | | | 0b = No interrupt pending | | | | | | 1b = Interrupt pending | PMM Registers www.ti.com # 2.3.7 PMMRIE Register Power Management Module Reset and Interrupt Enable Register # Figure 2-15. PMMRIE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|--------------|-----------|------------|----------|-----------|-----------|------------| | | Reserved | SVMHVLRPE | SVSHPE | Reserved | | SVMLVLRPE | SVSLPE | | r-0 | r-0 | rw-[0] | rw-[1] | r-0 | r-0 | rw-[0] | rw-[1] | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserve | ed SVMHVLRIE | SVMHIE | SVSMHDLYIE | Reserved | SVMLVLRIE | SVMLIE | SVSMLDLYIE | | r-0 | rw-0 | rw-0 | rw-0 | r-0 | rw-0 | rw-0 | rw-0 | # Table 2-22. PMMRIE Register Description | Bit | Field | Туре | Reset | Description | | |-------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|--| | 15-14 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 13 | SVMHVLRPE | RW | 0h | SVM high-side voltage level reached power-on reset enable. If this bit is set, exceeding the SVMH voltage level triggers a POR. | | | 12 | SVSHPE | RW | 1h | SVS high-side power-on reset enable. If this bit is set, falling below the SVSH voltage level triggers a POR. | | | 11-10 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 9 | SVMLVLRPE | RW | 0h | SVM low-side voltage level reached power-on reset enable. If this bit is set, exceeding the SVML voltage level triggers a POR. | | | 8 | SVSLPE | RW | 1h | SVS low-side power-on reset enable. If this bit is set, falling below the SVSL voltage level triggers a POR. | | | 7 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 6 | SVMHVLRIE | RW | 0h | SVM high-side reset voltage level interrupt enable | | | 5 | SVMHIE | RW | 0h | SVM high-side interrupt enable. This bit is cleared by software or if the interrupt vector word is read. | | | 4 | SVSMHDLYIE | RW | 0h | SVS and SVM high-side delay expired interrupt enable | | | 3 | Reserved | R | 0h | Reserved. Always reads as 0. | | | 2 | SVMLVLRIE | RW | 0h | SVM low-side reset voltage level interrupt enable | | | 1 | SVMLIE | RW | 0h | SVM low-side interrupt enable. This bit is cleared by software or if the interrupt vector word is read. | | | 0 | SVSMLDLYIE | RW | 0h | SVS and SVM low-side delay expired interrupt enable | | www.ti.com PMM Registers # 2.3.8 PM5CTL0 Register Power Mode 5 Control Register 0 # Figure 2-16. PM5CTL0 Register # Table 2-23. PM5CTL0 Register Description | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-1 | Reserved | R | 0h | Reserved. Always reads as 0. | | 0 | LOCKLPM5 | RW | 0h | Lock I/O pin configuration upon entry to or exit from LPMx.5. When power is applied to the device, this bit, once set, can only be cleared by the user or via another power cycle. | | | | | | 0b = I/O pin configuration is not locked and defaults to its reset condition. | | | | | | 1b = I/O pin configuration remains locked. Pin state is held during LPMx.5 entry and exit. |